ISA 是 Industry Standard Architecture 的缩写

接口卡的外观

 ISA 总线定义-编程知识网

插槽的外观

 ISA 总线定义-编程知识网

引脚定义

 

引脚 定义 方向 说明
A1 /I/O CH CK ISA 总线定义-编程知识网 I/O channel check; active low=parity error
A2 D7 ISA 总线定义-编程知识网 Data bit 7
A3 D6 ISA 总线定义-编程知识网 Data bit 6
A4 D5 ISA 总线定义-编程知识网 Data bit 5
A5 D4 ISA 总线定义-编程知识网 Data bit 4
A6 D3 ISA 总线定义-编程知识网 Data bit 3
A7 D2 ISA 总线定义-编程知识网 Data bit 2
A8 D1 ISA 总线定义-编程知识网 Data bit 1
A9 D0 ISA 总线定义-编程知识网 Data bit 0
A10 I/O CH RDY ISA 总线定义-编程知识网 I/O Channel ready, pulled low to lengthen memory cycles
A11 AEN ISA 总线定义-编程知识网 Address enable; active high when DMA controls bus
A12 A19 ISA 总线定义-编程知识网 Address bit 19
A13 A18 ISA 总线定义-编程知识网 Address bit 18
A14 A17 ISA 总线定义-编程知识网 Address bit 17
A15 A16 ISA 总线定义-编程知识网 Address bit 16
A16 A15 ISA 总线定义-编程知识网 Address bit 15
A17 A14 ISA 总线定义-编程知识网 Address bit 14
A18 A13 ISA 总线定义-编程知识网 Address bit 13
A19 A12 ISA 总线定义-编程知识网 Address bit 12
A20 A11 ISA 总线定义-编程知识网 Address bit 11
A21 A10 ISA 总线定义-编程知识网 Address bit 10
A22 A9 ISA 总线定义-编程知识网 Address bit 9
A23 A8 ISA 总线定义-编程知识网 Address bit 8
A24 A7 ISA 总线定义-编程知识网 Address bit 7
A25 A6 ISA 总线定义-编程知识网 Address bit 6
A26 A5 ISA 总线定义-编程知识网 Address bit 5
A27 A4 ISA 总线定义-编程知识网 Address bit 4
A28 A3 ISA 总线定义-编程知识网 Address bit 3
A29 A2 ISA 总线定义-编程知识网 Address bit 2
A30 A1 ISA 总线定义-编程知识网 Address bit 1
A31 A0 ISA 总线定义-编程知识网 Address bit 0
B1 GND   Ground
B2 RESET ISA 总线定义-编程知识网 Active high to reset or initialize system logic
B3 +5V   +5 VDC
B4 IRQ2 ISA 总线定义-编程知识网 Interrupt Request 2
B5 -5VDC   -5 VDC
B6 DRQ2 ISA 总线定义-编程知识网 DMA Request 2
B7 -12VDC   -12 VDC
B8 /NOWS ISA 总线定义-编程知识网 No WaitState
B9 +12VDC   +12 VDC
B10 GND   Ground
B11 /SMEMW ISA 总线定义-编程知识网 System Memory Write
B12 /SMEMR ISA 总线定义-编程知识网 System Memory Read
B13 /IOW ISA 总线定义-编程知识网 I/O Write
B14 /IOR ISA 总线定义-编程知识网 I/O Read
B15 /DACK3 ISA 总线定义-编程知识网 DMA Acknowledge 3
B16 DRQ3 ISA 总线定义-编程知识网 DMA Request 3
B17 /DACK1 ISA 总线定义-编程知识网 DMA Acknowledge 1
B18 DRQ1 ISA 总线定义-编程知识网 DMA Request 1
B19 /REFRESH ISA 总线定义-编程知识网 Refresh
B20 CLOCK ISA 总线定义-编程知识网 System Clock (67 ns, 8-8.33 MHz, 50% duty cycle)
B21 IRQ7 ISA 总线定义-编程知识网 Interrupt Request 7
B22 IRQ6 ISA 总线定义-编程知识网 Interrupt Request 6
B23 IRQ5 ISA 总线定义-编程知识网 Interrupt Request 5
B24 IRQ4 ISA 总线定义-编程知识网 Interrupt Request 4
B25 IRQ3 ISA 总线定义-编程知识网 Interrupt Request 3
B26 /DACK2 ISA 总线定义-编程知识网 DMA Acknowledge 2
B27 T/C ISA 总线定义-编程知识网 Terminal count; pulses high when DMA term. count reached
B28 ALE ISA 总线定义-编程知识网 Address Latch Enable
B29 +5V   +5 VDC
B30 OSC ISA 总线定义-编程知识网 High-speed Clock (70 ns, 14.31818 MHz, 50% duty cycle)
B31 GND   Ground
       
C1 SBHE ISA 总线定义-编程知识网 System bus high enable (data available on SD8-15)
C2 LA23 ISA 总线定义-编程知识网 Address bit 23
C3 LA22 ISA 总线定义-编程知识网 Address bit 22
C4 LA21 ISA 总线定义-编程知识网 Address bit 21
C5 LA20 ISA 总线定义-编程知识网 Address bit 20
C6 LA18 ISA 总线定义-编程知识网 Address bit 19
C7 LA17 ISA 总线定义-编程知识网 Address bit 18
C8 LA16 ISA 总线定义-编程知识网 Address bit 17
C9 /MEMR ISA 总线定义-编程知识网 Memory Read (Active on all memory read cycles)
C10 /MEMW ISA 总线定义-编程知识网 Memory Write (Active on all memory write cycles)
C11 SD08 ISA 总线定义-编程知识网 Data bit 8
C12 SD09 ISA 总线定义-编程知识网 Data bit 9
C13 SD10 ISA 总线定义-编程知识网 Data bit 10
C14 SD11 ISA 总线定义-编程知识网 Data bit 11
C15 SD12 ISA 总线定义-编程知识网 Data bit 12
C16 SD13 ISA 总线定义-编程知识网 Data bit 13
C17 SD14 ISA 总线定义-编程知识网 Data bit 14
C18 SD15 ISA 总线定义-编程知识网 Data bit 15
D1 /MEMCS16 ISA 总线定义-编程知识网 Memory 16-bit chip select (1 wait, 16-bit memory cycle)
D2 /IOCS16 ISA 总线定义-编程知识网 I/O 16-bit chip select (1 wait, 16-bit I/O cycle)
D3 IRQ10 ISA 总线定义-编程知识网 Interrupt Request 10
D4 IRQ11 ISA 总线定义-编程知识网 Interrupt Request 11
D5 IRQ12 ISA 总线定义-编程知识网 Interrupt Request 12
D6 IRQ15 ISA 总线定义-编程知识网 Interrupt Request 15
D7 IRQ14 ISA 总线定义-编程知识网 Interrupt Request 14
D8 /DACK0 ISA 总线定义-编程知识网 DMA Acknowledge 0
D9 DRQ0 ISA 总线定义-编程知识网 DMA Request 0
D10 /DACK5 ISA 总线定义-编程知识网 DMA Acknowledge 5
D11 DRQ5 ISA 总线定义-编程知识网 DMA Request 5
D12 /DACK6 ISA 总线定义-编程知识网 DMA Acknowledge 6
D13 DRQ6 ISA 总线定义-编程知识网 DMA Request 6
D14 /DACK7 ISA 总线定义-编程知识网 DMA Acknowledge 7
D15 DRQ7 ISA 总线定义-编程知识网 DMA Request 7
D16 +5 V    
D17 /MASTER ISA 总线定义-编程知识网 Used with DRQ to gain control of system
D18 GND   Ground